Joint OCP & JEDEC Workshop - Standards for Chiplet Design with 3DIC Packaging - Day 1 of 2

Presented by OPC & JEDEC

This workshop will bring together chip designers, chiplet providers, EDA tool providers, packaging and test houses and foundry partners to discuss developing common data formats, tool interfaces and process flows for a revamped supply chain.

The goal of the workshop is to identify standards that, if developed, can simplify chiplet/3DIC design from specification and tapeout to chip packaging. We envision that interoperable formats will streamline handoffs between design, verification, assembly and packaging tools. Standardized workflows will also facilitate collaboration across organizational boundaries.

Part Two can be found here

Part One:

Date: Jun 14, 2024

Time: 08:00 AM Pacific Time
(US and Canada)

Duration: 2 Hours 30 Minutes

Organization Speaker
OCP (ADK/MDK) James Wong, OCP CDX Co-Lead
Siemens & JEDEC Michael Durkan, Director, Industry Standards
Cadence John Park, Director, IC Packaging
Siemens Tony Mastroianni, Director, Advanced Packaging, OCP CDX Co-Lead
IBM Arvind Kumar, Principal Research
Palo Alto Electron Jawad Nasrullah, CEO & Founder
Lawrence Berkeley Lab John Shalf, Department Head for Computer Science
Tenstorrent Helia Naeimi, Director, Network and Connectivity
Nvidia Narasimha Lanka, Prinicpal Engineer
Enosemi Shahab Ardalan, VP of Engineering
OCP James Wong, OCP CDX Co-Lead

Standards for Chiplet Design with 3DIC Packaging - Day 1 of 2

Slide Decks

  • Coming Soon!